Espressif Systems /ESP32-P4 /AHB_DMA /OUT_INT_RAW_CH2

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as OUT_INT_RAW_CH2

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (OUT_DONE_CH_INT_RAW)OUT_DONE_CH_INT_RAW 0 (OUT_EOF_CH_INT_RAW)OUT_EOF_CH_INT_RAW 0 (OUT_DSCR_ERR_CH_INT_RAW)OUT_DSCR_ERR_CH_INT_RAW 0 (OUT_TOTAL_EOF_CH_INT_RAW)OUT_TOTAL_EOF_CH_INT_RAW 0 (OUTFIFO_OVF_CH_INT_RAW)OUTFIFO_OVF_CH_INT_RAW 0 (OUTFIFO_UDF_CH_INT_RAW)OUTFIFO_UDF_CH_INT_RAW

Description

Raw status interrupt of channel 0

Fields

OUT_DONE_CH_INT_RAW

The raw interrupt bit turns to high level when the last data pointed by one outlink descriptor has been transmitted to peripherals for Tx channel 0.

OUT_EOF_CH_INT_RAW

The raw interrupt bit turns to high level when the last data pointed by one outlink descriptor has been read from memory for Tx channel 0.

OUT_DSCR_ERR_CH_INT_RAW

The raw interrupt bit turns to high level when detecting outlink descriptor error including owner error and the second and third word error of outlink descriptor for Tx channel 0.

OUT_TOTAL_EOF_CH_INT_RAW

The raw interrupt bit turns to high level when data corresponding a outlink (includes one link descriptor or few link descriptors) is transmitted out for Tx channel 0.

OUTFIFO_OVF_CH_INT_RAW

This raw interrupt bit turns to high level when level 1 fifo of Tx channel 0 is overflow.

OUTFIFO_UDF_CH_INT_RAW

This raw interrupt bit turns to high level when level 1 fifo of Tx channel 0 is underflow.

Links

() ()